Strategies for Managing the Register File in RISC

YUVAL TAMIR, STUDENT MEMBER, IEEE, AND CARLO H. SÉQUIN, FELLOW, IEEE

Abstract—The RISC (reduced instruction set computer) architecture attempts to achieve high performance without resorting to complex instructions and irregular pipelining schemes. One of the novel features of this architecture is a large register file which is used to minimize the overhead involved in procedure calls and returns. This paper investigates several strategies for managing this register file. The costs of practical strategies are compared with a lower bound on this management overhead, obtained from a theoretical optimal strategy, for several register file sizes.

While the results concern specifically the RISC processor recently built at U.C. Berkeley, they are generally applicable to other processors with multiple register banks.

Index Terms—Cache fetch strategies, computer architecture, procedure calls, register file management, RISC, VLSI processor.

I. INTRODUCTION

Investigations of the use of high-level languages show that procedure call/return is the most time-consuming operation in typical high-level language programs [8], [9] due to the related overhead of passing parameters and saving and restoring of registers. The RISC architecture [8], [9] includes a novel scheme that results in highly efficient execution of this operation.

In conventional, register-oriented computers, the procedure call/return mechanism is based on a LIFO stack of variable size invocation frames (activation records). When a procedure is called, an area on top of the stack is used for storing the input arguments, saving the return address and register values, allocating local variables and temporaries, and, if the procedure calls another procedure, storing output arguments. A procedure’s invocation frame denotes this area on the stack. At any point in time, the number of invocation frames in the stack is the current nesting depth. The invocation frame of the calling procedure overloads that of the called procedure so that the memory locations containing the parameters passed from the calling procedure to the called procedure are part of both frames.

In most computers, register/register operations can be performed faster than the corresponding memory/memory operations. Therefore, the most heavily used local variables and temporaries are placed in registers. When a procedure is called, it must save the value of all the registers it will use and restore these values before returning control to the calling procedure. Analysis of the dynamic behavior of Pascal and C programs, executing on a VAX 11/780, has shown [8], [9] that saving and restoring register values and writing and reading of parameters from the common area of the caller and the callee are responsible for more than 40 percent of the data memory references.

In RISC, the call/return mechanism is based on two LIFO stacks. One of the stacks (henceforth “STACK1”) contains fixed size frames which hold scalar quantities of the invocation frame (i.e., scalar input arguments, the return address, scalar output parameters, and scalar local variables and temporaries). The second stack (henceforth “STACK2”) contains variable size frames, some of which may be empty (i.e., their size is zero). This stack is used for all non-scalar variables which are normally placed on the single stack in conventional computers. It is also used for scalars in case there is not enough space in the fixed size frame on STACK1.

The size of the STACK1 frame in RISC was determined based on a study by Halbert and Kessler [5]. The dynamic behavior of nine non-interactive UNIXTM C programs was analyzed. These programs included the main part of the C compiler c.c, the Pascal interpreter pi, the UNIX copy command cp, the troff text formatter, and the UNIX sort program. This study showed that a fixed frame size of 22 "words" (22 registers), with an overlap of six "words" between adjacent frames, is sufficient for all the scalar variables and arguments in over 95 percent of the procedure calls.

The implementation of STACK2 in RISC is identical to the implementation of the single LIFO stack in conventional computers: the stack itself resides in memory, there is a processor register that serves as the stack pointer, and there is another register that serves as the frame pointer [4]. There is no special hardware support for operations on STACK2 but, due to STACK1, such operations are far less frequent than operations on the LIFO stack of conventional computers. Since the implementation and operation of STACK2 is identical to those of the stack in conventional computers, STACK2 will not be discussed any further in this paper.

In conventional computers, registers are used for storing part of the invocation frame of the currently executing procedure (i.e., the top frame on the stack). In RISC, there is a large register file that is divided into several fixed size “register banks,” each of which can hold one STACK1 frame. Since each STACK1 frame partially overlaps the previous STACK1 frame and the next STACK1 frame, each register bank shares
some of its registers with the two neighboring register banks.

The STACK1 frame used by the currently executing procedure, is always in one of the register banks. At each point in time, the contents of one of the register banks are addressable as registers, thus providing a “window” into the register file. This register bank is always the one containing the STACK1 frame of the currently executing procedure. A procedure call modifies a hardware pointer and “moves” the window to the next register bank in the register file, where the STACK1 frame of the called procedure resides. Thus, for example, register 15 (R15) in the calling procedure is in a different physical position in the register file from R15 in the called procedure, although the operand specifier for R15 is identical in the two procedures.

A return instruction restores the previous value of the above mentioned hardware pointer so the previous values of all the registers are “restored” without any data movement. Furthermore, no memory references are required for passing arguments since they are passed in registers which are in the region of overlap between the register banks containing the STACK1 frames of the caller and the callee.

By using this scheme, a procedure call in RISC can be made as fast as a jump and with fewer accesses to data memory than are required in conventional computers.

Since the size of the register file is limited, there is a need for a mechanism which will handle the case when the procedure nesting depth exceeds the number of STACK1 frames which fit in the register file. When a procedure call is executed, a new “empty” register bank is needed. If all the register banks in the register file are in use, an “overflow” occurs. This overflow causes a trap which is handled by operating system software. The operating system must free one or more register banks to make room for the new frame. Since the STACK1 frames in the register banks which are “freen” must be preserved, the software copies the frames to a conventional LIFO stack which is kept in memory and contains only STACK1 frames.

When a return instruction is executed, the window must be moved to a register bank containing the previous frame (i.e., the frame of the calling procedure). If all the register banks are free (i.e., the calling frame is not resident), an “underflow” occurs. This underflow causes a trap, upon which the operating system software loads one or more frames from memory where they were stored when an overflow occurred.

The register file is simply a write-back cache of STACK1. The cache blocks are the STACK1 frames. The top few frames of STACK1 are in the register file while the rest are in memory. When an underflow occurs, one or more occupied STACK1 frames are fetched from memory. When an overflow occurs, one or more register banks are “freen.” This can be interpreted as “fetching” empty STACK1 frames from memory. Since in both cases the “fetching” is done by software, there is great flexibility in defining the cache fetch strategy (algorithm) [10]. This strategy determines the number of frames to be moved to/from memory when an overflow/underflow occurs.

In this paper, several fetch strategies are considered. A theoretical “optimal strategy” is developed and is used as a reference point for evaluating the performance of several practical strategies. In addition, the effect of register file size on the performance of different strategies is investigated.

II. THE OPTIMAL STRATEGY

In this section an optimal strategy for managing the register file will be discussed. This strategy requires unbounded lookahead (possibly to the end of the call/return trace) and is therefore only useful as a lower bound on the cost of practical strategies. A proof that the proposed strategy is, in fact, “optimal” is presented.

A. Definitions

In order to facilitate further discussion, some formal definitions are required.

When a program is executing, its nesting depth constantly changes: every procedure call increases the nesting depth by one and every return decreases the nesting depth by one. Hence, for every execution of a program, there is a corresponding sequence of nesting depths. This sequence will be called a procedure nesting depth sequence (PNDS).

**Definition 1:** A procedure nesting depth sequence (PNDS) is a sequence of integers \( D = (d_1, d_2, \ldots, d_n) \) where \( d_1 = 1 \), \( d_i > 0 \) for \( 1 < i \leq n \) and \( |d_i - d_{i-1}| = 1 \) for \( 2 \leq i \leq n \).

The integer \( i \) is an index into the PNDS; \( d_i \) is the nesting depth at the beginning of the program. For each \( i, 2 \leq i \leq n \), \( d_i \) is the nesting depth after \( i - 1 \) calls and returns are executed (i.e., after \( i - 1 \) changes in the nesting depth). Henceforth, an index into the PNDS will be called a location. An example of a PNDS is shown in Fig. 1.

The frames of STACK1 are numbered from 1 to \( m \) (with \( m \) being the current nesting depth, i.e., the number of the frame of the currently executing procedure). The top (i.e., highest numbered) few frames of the stack are always in the register file while the rest are in memory.

**Definition 2:** The register file position (RFP) is the number of the lowest numbered frame which is in the register file.

When an overflow occurs, the lowest numbered frame(s) in the register file are copied to memory and the register banks they occupy in the register file are “freen.” This increases the register file position. Similarly, when an underflow occurs the RFP is decreased. Thus, the number of times the RFP is changed during the execution of the program is equal to the sum of the number of overflows and the number of underflows which occur.

**Definition 3:** A register file move (RFM) denotes an increase or decrease in the register file position.

**Definition 4:** The size of the register file move is the absolute value of the difference between the RFP before the move and the RFP after the move.

If the current nesting depth is \( d \), the STACK1 frame being used by the currently executing procedure, is the one labeled \( d \). The register file position must be such that this frame is contained in the register file. Hence, if the register file can hold \( w \) frames and if the RFP is \( p \), then \( p \leq d < p + w \). Before execution begins, the RFP is some positive integer \( p_0 \). During the execution of a program with a PNDS \( D = (d_1, d_2, \ldots, d_n) \), for each nesting depth \( d_i \), the corresponding RFP \( p_i \) must be such that the above condition is satisfied, i.e., \( p_i \leq d < p_i + w \).
Definition 5: Given a PNDS \( D = (d_1, d_2, \ldots, d_n) \) and a register file that can hold \( w \) frames, a valid register file position sequence (RFPS) is a sequence of RFPS: \( P = (p_0, p_1, p_2, \ldots, p_n) \) such that the \( p_i \)'s are positive integers and for all \( i, 1 \leq i \leq n, p_i \leq d_i < p_i + w \).

There is a one-to-one correspondence between nesting depths in the PNDS and RFPS in the RFPS. Successive RFPS, \( p_{j-1} \) and \( p_j \), in the RFPS may be unequal or equal depending on whether the register file position is modified between the \( j-2 \) and \( j-1 \) change in the nesting depth.

Definition 6: If \( P = (p_0, p_1, p_2, \ldots, p_n) \) is an RFPS, an RFM is said to occur in location \( j \) \((1 \leq j \leq n)\) of \( P \), if and only if \( p_j \neq p_{j-1} \).

The number of RFM's which occur during some interval in which the program is executing is of interest in this paper. The interval is defined as a subsequence of the RFPS (which corresponds to a subsequence of the PNDS).

Definition 7: If \( P = (p_0, p_1, p_2, \ldots, p_n) \) is an RFPS, the number of RFM's occurring in location range \([i, j]\) of \( P \), where \( 1 \leq i \leq j \leq n \), is the number of unique integers \( k \), such that \( i \leq k \leq j \) and \( p_k \neq p_{k-1} \). This number will be denoted by \( \text{RFM}_P(i, j) \).

Definition 8: If \( P = (p_0, p_1, p_2, \ldots, p_n) \) is an RFPS, the memory traffic occurring in location range \([i, j]\) of \( P \), where \( 1 \leq i \leq j \leq n \), is the total number of STACK frames moved to/from memory as the RFP is set to \( p_i, p_{i+1}, \ldots, p_j \) successively. This number is denoted by \( \text{MT}_P(i, j) \):

\[
\text{MT}_P(i, j) = \sum_{k=i}^{j} |p_k - p_{k-1}|
\]

B. What is an "Optimal Strategy"?

There is some overhead involved in handling overflow/underflow traps: saving the current state, determining the cause of the trap, activating the proper trap handling routine, restoring state, and returning to normal execution. Hence, it is desirable to minimize the number of register file overflows and underflows. In addition, there is the direct cost involved in actually moving the data to/from memory. For each register file move, this cost is proportional to the number of frames moved (i.e., to the size of the register file move). Hence, it is desirable to minimize the number of frames moved for each overflow/underflow, i.e., the memory traffic which is the result of overflows and underflows.

The problem of finding the "best" RFPS is similar to finding optimal strategies for handling page faults in virtual memory systems. In virtual memory systems it is also desirable to minimize both the page faults (since there is overhead involved in handling such faults) and the I/O involved in moving memory pages in/from disk or drum. For the virtual memory problem, Belady [1] developed an "optimal" page replacement algorithm which causes the fewest possible page faults for a program which executes in a fixed number of main memory page frames. Belady's algorithm is not realizable since it requires knowledge of the future portion of the page trace.

In the next sections it is shown that if the entire call return trace of the program (i.e., the PNDS) is known, there exists a RFPS which achieves both the minimum number of overflow/underflow traps and the minimum memory traffic resulting from register file moves. It is further shown that knowledge of the entire PNDS is necessary for achieving an optimum RFPS.

C. The Existence of an Optimal RFPS

In order to prove the existence of an optimal RFPS, an algorithm for deriving such an RFPS from a given PNDS, is presented. The optimality of the RFPS produced by the algorithm is shown by proving that no other valid RFPS can have fewer register file moves or result in less memory traffic.

An optimal RFPS can be obtained as follows. We start with the RFP at 1 and keep it there until the nesting depth exceeds the number (w) of register banks in the register file. Now the RFP must be changed, i.e., an RFM must occur. In order to determine the optimal size of the RFM, we must look ahead in the call/return trace (i.e., in the PNDS). Starting from the current location, we determine the longest subsequence of the PNDS for which a constant RFP is possible (i.e., in which the
difference between the maximum nesting depth and the minimum nesting depth does not exceed \( w - 1 \). The new RFP is chosen so that it is valid for this entire subsequence. From the end of this subsequence we repeat the procedure until the entire PNDS is covered.

Special handling is required when determining the RFP for the last subsequence in the PNDS. In this case the difference between the maximum and minimum nesting depth within the subsequence may be less than \( w - 1 \). Hence, there is some freedom in setting the RFP. In order to minimize the memory traffic, the new RFP is chosen so that it is valid for the entire subsequence and the absolute value of the difference between the new RFP and the previous RFP is minimized. An example of a PNDS and the corresponding optimal RFPS is shown in Fig. 1.

More formally, the procedure can be stated as follows. Given an arbitrary PNDS \( D = (d_1, d_2, \ldots, d_n) \), an optimal RFPS \( P = (p_0, p_1, p_2, \ldots, p_n) \), for a register file that can hold \( w \) frames, can be obtained as follows:

1. Let \( i = 1, p_0 = 1 \)
2. Repeat
3. Let \( E = (d_{i}, d_{i+1}, \ldots, d_m) \)
   where \( m \) is the maximum integer such that \( i \leq m \leq n \) and \( \max(E) - \min(E) < w \)
4. If \( (m < n) \) or \( (p_{i-1} > \min(E)) \) then
   For \( j = i \) to \( m \)
   Let \( p_j = \min(E) \)
   Else
   For \( j = i \) to \( m \)
   Let \( p_j = \max(E) - w + 1 \)
5. Let \( i = m + 1 \)
6. Until \( i > n \)

First, it must be shown that the algorithm generates a valid RFPS for the given PNDS. Proof of the validity of the algorithm and of the generated RFPS requires proving the following lemmas.

**Lemma 1:** The repeat and for loops terminate after a finite number of iterations, i.e., the algorithm always terminates.

**Proof:** Since \( n \) is finite and \( i \) is incremented by at least 1 during each iteration of the repeat loop, \( n \) is an upper bound on the number of iterations through the repeat loop.

It is always true that \( i \geq 1 \) and \( m \leq n \). Hence, \( n \) is an upper bound on the number of iterations through the for loop (either one) each time it is entered.

**Lemma 2:** For all \( i, 1 \leq i \leq n, p_i \leq d_i < p_i + w, \) i.e., the RFP's generated by the algorithm are valid.

**Proof:** From the algorithm, if \( p_i \) is set in step 5, then \( p_i \leq d_i \) (since \( p_i = \min(E) \)) and \( d_i - p_i < w \) (since \( \max(E) - \min(E) < w \)). Hence, \( p_i \leq d_i < p_i + w \).

If \( p_i \) is set in step 7, then \( p_i \geq d_i - w + 1 \) (since \( p_i = \max(E) - w + 1 \) and \( p_i + w - 1 > d_i \) (since \( \max(E) = p_i + w - 1 \) and \( \max(E) - \min(E) < w \)). From the first inequality, \( d_i \leq p_i + w - 1 \) and from the second inequality \( p_i < d_i + 1 \). Hence, \( p_i \leq d_i < p_i + w \).

The proof of the optimality of the generated RFPS requires some additional notation. The subsequence \( E \) which is defined during the \( k \)th iteration of the repeat loop will be denoted \( E_k \) (it corresponds to the \( k \)th setting of the RFP). The corresponding integer \( m \) will be denoted \( m_k \). For convenience in notation, we define \( m_0 = 0 \). The number of iterations that the repeat loop executes before terminating will be denoted by \( K \) (it corresponds to the number of times that the RFP is adjusted). Note that \( 1 \leq m_1 < m_2 < \cdots < m_K = n \).

For each location range \([m_{k-1} + 1, m_k]\), the RFP's in the RFPS generated by the algorithm are constant. Within this location range, \( \Phi_k \) and \( \Psi_k \) are the locations of the first occurrence of the minimum and maximum nesting depths, respectively. More formally, see the following.

**Definition 9:** \( \Phi_k \) and \( \Psi_k \) are the smallest integers, such that for each \( k \), \( 1 \leq k \leq K \), both are in the location range \([m_{k-1} + 1, m_k]\), where \( d_{\Phi_k} = \min(E_k) \) and \( d_{\Psi_k} = \max(E_k) \).

In order to prove the optimality of the RFPS generated by the algorithm, it must be shown that this RFPS results in the lowest possible memory traffic. This will be done by using induction on the \( k \) boundaries of \( K - 1 \) location ranges. These boundaries are defined below and are denoted by \( \Theta_k \), for all \( k \) such that \( 1 \leq k \leq K \). The boundary point \( \Theta_k \) is the location of the first minimum or maximum nesting depth within the location range \([m_{k-1} + 1, m_k]\). If the RFP in the RFPS generated by the algorithm for location range \([m_{k-2} + 1, m_{k-1}]\) is less than the RFP for location range \([m_{k-1} + 1, m_k]\), then \( \Theta_k = \Phi_k \). Otherwise, \( \Theta_k = \Psi_k \). More formally:

**Definition 10:** \( \Theta_k \) is an integer such that for each \( k, 2 \leq k \leq K \), \( \Theta_k = \Phi_k \) if \( d_{\Phi_k} < d_{\Phi_{k-1}} \) and \( \Theta_k = \Psi_k \) otherwise. For convenience in notation, we define \( \Theta_1 = 1 \).

Fig. 1 shows the PNDS from the execution of Ackerman's function with arguments \((2,1)\). The dotted squares show the "optimal" RFP's for a register file that can hold three frames. In this example, five RFM's are necessary (RFM in \([1, 29]\) = 5, \( K = 6 \)) and the memory traffic resulting from those RFM's is 12 frames (MT in \([1, 29]\) = 12).

Let \( Q = (q_0, q_1, q_2, \ldots, q_n) \) be an arbitrary valid RFPS for \( D \).

The rest of this section contains a formal proof that the number of RFM's in \( P \) and the memory traffic resulting from those RFM's are at most equal to the number of RFM's in \( Q \) and the memory traffic resulting from those RFM's, respectively.

**Lemma 3:** If \( K > 1 \), then for all \( k, 1 \leq k < K, \text{RFM}_Q[1, m_{k+1}] \geq K \).

**Proof:** See the Appendix.

From the algorithm, for all \( k, 1 \leq k \leq K, \text{RFM}_Q - d_{\Phi_k} \leq w - 1 \). It is now shown that for \( 1 \leq k \leq K - 1, \text{RFM}_Q - d_{\Phi_k} = w - 1 \).

**Lemma 4:** If \( K > 1 \), then for all \( k, 1 \leq k \leq K - 1, \text{RFM}_Q - d_{\Phi_k} = w - 1 \).

**Proof:** See the Appendix.

It should be noted that Lemma 4 makes no claims about the value of \( d_{\Phi_k} - d_{\Phi_k} \), i.e., it makes no claims about the case \( k = K \). From the algorithm it is clear that \( d_{\Phi_k} - d_{\Phi_k} < w \). So it is quite possible that \( d_{\Phi_k} - d_{\Phi_k} < w - 1 \).

**Lemma 5:** If \( K > 1 \), for all \( k, 1 \leq k \leq K - 1, \) for all \( i, m_{i-1} + 1 \leq i \leq m_i, p_i = d_{\Phi_k} = d_{\Phi_k} - w + 1 \). For the last subsequence, i.e., \( k = K \), if \( \Theta_k = \Phi_k \) then \( p_i = d_{\Phi_k} + 1 \), else \( p_i = d_{\Phi_k} - \).

**Proof:** See the Appendix.
Lemma 6: If $K > 1$, then for all $k, 1 \leq k \leq K$, $MT_Q[1, O_k] \geq MT_P[1, O_k] + |q_{0_k} - p_{0_k}|$.

Proof: See the Appendix.

Using the above lemmas, we can formally prove the "optimality" of the RFPS generated by the algorithm.

Theorem 1: The RFPS $P$ generated by the algorithm for the PNDS $D$ is an optimal RFPS for $D$, i.e., if $Q$ is an arbitrary valid RFPS for $D$, then

$$RFM_P[1, n] \leq RFM_Q[1, n]$$

and

$$MT_P[1, n] \leq MT_Q[1, n].$$

Proof: If $K = 1$, then there are no $RFM$'s in $P$ so $RFM_P[1, n] = 0$, $MT_P[1, n] = 0$, and the theorem holds.

Assume $K > 1$. In the algorithm, all the RFPS's, corresponding to the same subsequence, are set to the same value (step 5 or step 7). Hence, the only way that $p_j \neq p_{j+1}$ can occur is if $i = m_k$ for some $k, 1 \leq k \leq K - 1$. Thus, $RFM_P[1, n] \leq K - 1$.

From Lemma 3, $K - 1 \leq RFM_Q[1, m_{K-1} + 1]$. Since $m_{K-1} + 1 \leq n$, $RFM_Q[m_{K-1} + 1, n] \leq RFM_Q[1, n]$. Hence, $K - 1 \leq RFM_Q[1, n]$. Thus, $RFM_P[1, n] \leq RFM_Q[1, n]$.

From Lemma 6, $MT_Q[1, O_k] \geq MT_P[1, O_k] + |q_{0_k} - p_{0_k}|$. Since $|q_{0_k} - p_{0_k}| \geq 0$, $MT_Q[1, O_k] \geq MT_P[1, O_k]$. Since $O_k \leq n$, $MT_Q[1, N_k] \geq MT_Q[1, N_k]$. Since $d_{0_k} \in E_k$ and $d_n \in E_k$, $p_{0_k} = p_{0_k+1} = \cdots = p_n$. Thus, $MT_P[O_k + 1, n] = 0$, so $MT_P[1, O_k] = MT_Q[1, n]$. Hence, $MT_P[1, n] \leq MT_Q[1, n]$.

Q.E.D.

D. The Unrealizability of an Optimal Strategy

When a computer is executing a program, the entire call/return trace is not known at any time. In fact, it is unlikely that there is any look-ahead possible. In this section it is shown that knowledge of the entire PNDS is necessary for finding an optimal RFPS.

First, it should be noted that no simplifying assumptions about the properties of the call/return trace of "real" programs can be made. In other words, for every given sequence of integers which satisfies the definition of a PNDS (Definition 1), it is possible to construct a real program whose sequence of nesting depths is the given sequence. This is demonstrated by the program in Fig. 2 (which is written in the C language). When this program is executed, its sequence of nesting depths is identical to the sequence of integers in the array depthlist (assuming that the sequence of integers in depthlist is a valid PNDS).

To show that unbounded look-ahead on the call/return trace is necessary for achieving an optimal RFPS, consider a system where there is a bounded (or nonexistent) look-ahead; more specifically, a system where at each point in time only the next $t$ calls and returns are known in advance. (Note that in most systems $t = 0$.) Assume that the register file of the system can hold $w$ frames and that there are two programs to be executed: PROG1 and PROG2. These programs have identical call/return traces for the first $s$ calls and returns, where $w + t < s$. At some point, before $s - t$ calls/returns are executed, the nesting depth (in both programs) reaches $w + 1$. The nesting depth stays between 2 and $w + 1$ until a total of $s$ calls/returns are executed. After that, in PROG1 the nesting depth decreases and the program terminates at nesting depth 1. In PROG2, on the other hand, the nesting depth increases to $w + 2$ and then decreases until the program terminates at nesting depth 1.

In both programs, when the nesting depth first reaches $w + 1$, the same information about the call/return trace is available, and therefore any strategy for managing the register file will result in the same action being taken for both programs. This action is clearly not optimal for at least one of the programs. For PROG1, the optimal action is to move one frame to memory. This action is not optimal for PROG2 since another overflow will occur when a nesting depth of $w + 2$ is reached. The optimal action for PROG2 is to move two frames to memory so that only one overflow will occur during the execution of the program. Moving two frames to memory is not the optimal action for PROG1 since it results in unnecessary memory traffic: moving two frames to and from memory instead of one.

The fact that an optimal strategy is not realizable does not imply that all practical strategies for managing the register file are equally bad. As seen in the next section, simple changes in the strategy for managing the register file may significantly affect the cost of handling calls and returns.

III. Practical Strategies for Managing the Register File

In most real systems, no look-ahead at the call/return trace is possible. Thus, the decision as to how many frames should be moved to/from memory when an overflow/underflow occurs must be based on the previous behavior of the executing program or be completely independent of the PNDS of the executing program.

As indicated above, two factors contribute to the cost (execution time) of handling register file overflows and underflows: the handling of the interrupt/stack that is initiated by the overflow/underflow and the actual transfer of the STACK1 frames to/from memory. If the number of frames which are moved when an interrupt occurs is not fixed, some computation may be required in order to calculate this number. The cost of this calculation is included in the cost of handling the interrupt. In order to evaluate the effectiveness of different
strategies for managing the register file, these strategies can be tried out on the call/return trace of benchmark programs. The number of overflows/underflows and transfers of STACK1 frames which result from each strategy can thus be determined. These numbers can then be related to the cost of the overflow/underflow handler using the following formula:

\[ \text{cost} = \alpha \times (\text{number overflows} + \text{number underflows}) + \beta \times (\text{number frames moved}) \]

where \( \alpha \) and \( \beta \) are constants: \( \alpha \) is the cost of responding to the interrupt and calculating the number of frames to be moved, and \( \beta \) is the cost of moving one STACK1 frame to or from memory.

A. Measurement Technique

The method used for obtaining the call/return trace of the benchmark programs used in this paper relies on the fact that the call/return trace of a program executing on a RISC computer is identical to the call/return trace of the same program executing on any similar computer. In this case, the benchmark programs are all written in the C language [7], and their call/return trace is obtained from their execution on a VAX 11/780. The assembly code produced by the C compiler is processed by an editor script which inserts calls to special procedures before and after each procedure call instruction. When the program is executed, in addition to producing its normal output, it creates a file containing a string of bits. The \( i \)th bit in the string corresponds to the \( i \)th call/return executed by the program. This bit is 1 if a call was executed, 0 if a return was executed. The bit string is the call/return trace of the program. Routines which simulate different strategies for managing the register file use this string to obtain the number of overflows/underflows and the resulting memory traffic which will occur if the benchmark program is executed using the simulated strategy.

For this study, three benchmark programs were used:

- **rcc**
  The RISC C compiler [2] which is based on Johnson's portable C compiler [6]. The call/return trace used was generated by the compiler compiling the UNIX file concatenation utility cat. 88606 calls and returns were executed and a nesting depth of 26 was reached.

- **puzzle**
  This is a bin-packing program which solves a three-dimensional puzzle. It was developed by Forest Baskett. During the execution of the program, 42710 calls and returns were executed and a nesting depth of 20 was reached.

- **tower**
  This is a Tower of Hanoi program. The call/return trace used, was obtained for the program moving 18 disks. 1048574 calls and returns were executed and a nesting depth of 20 was reached.

In this paper, the cost of handling register file overflows and underflows is assumed to be directly proportional to the number of RISC instructions they require. If no calculation is needed in order to determine the number of frames to be moved, the cost of responding to the interrupt is approximately 30 instructions (\( \alpha = 30 \) in the above discussion). The cost of moving one STACK1 frame is 16 instructions (\( \beta = 16 \) in the above discussion).

B. The Cost of “Fixed” Strategies

The simplest strategy for managing the register file is to always move the same number of frames (say \( i \)) to memory, when an overflow occurs, and always move the same number of frames (say \( j \)) from memory, when an underflow occurs. For a register file that can hold \( w \) frames, such a strategy will be denoted \( \text{fixed}(i, j) \) where \( i \) and \( j \) are integers such that \( 1 \leq i \leq w \) and \( 1 \leq j \leq w \).

When a fixed strategy is used, no computation is required in order to determine the number of frames to be moved. Hence, the equation

\[ \text{cost} = 30 \times (\text{number overflows} + \text{number underflows}) + 16 \times (\text{number frames moved}) \]

is used to evaluate the cost of managing the register file. This equation is also used in evaluating the cost of the optimal strategy, which serves as a lower bound on the cost of other strategies.

1) Measurement Results: The actual “performance” of the optimal strategy and fixed strategies is presented in this section. All possible fixed strategies for register files containing \( 3, 5, 7, 9, 13, \) and \( 17 \) register banks have been tried with the three benchmark programs.

Tables I-III summarize the results for each one of the three benchmark programs with six different register file sizes and for seven different strategies. The results include the number of overflows, number of underflows, memory traffic, and cost. For the optimal strategy, the “raw” numbers are presented. For the other six strategies, the figures shown are normalized with respect to the corresponding entries for the optimal strategy with the same register file size. In the three tables, \( w \) denotes the number of register banks in the register file.

The fixed strategies included in the tables are: the best of all fixed strategies (i.e., the strategy resulting in the least cost) for the particular program and register file size, the worst of all fixed strategies (i.e., the strategy resulting in the greatest cost) for the particular program and register file size, \( \text{fixed}(w, 1) \) which guarantees the minimum number of overflows, \( \text{fixed}(1, w) \) which guarantees the minimum number of underflows, \( \text{fixed}(1, 1) \) which guarantees the minimum memory traffic, and \( \text{fixed}(w/2, w/2) \) which is “symmetrical.”

2) Discussion of Measurement Results: Although the three benchmark programs used are quite different, the results show many common characteristics in their behavior, as far as the management of the register file is concerned. In addition, the results for the \( \text{fixed}(w, 1), \text{fixed}(1, w), \) and \( \text{fixed}(1, 1) \) strategies provide an experimental verification to the fact that the “optimal strategy,” presented in Section II, does indeed minimize the number of overflows/underflows and memory traffic simultaneously.

The register file size and the way that the register file is managed can significantly affect the cost of procedure calls. Table IV shows the average number of instructions per procedure call required for managing the register file. For every
### Table I: Fixed Strategies with \( p = 1 \)

<table>
<thead>
<tr>
<th>Reg File Size (w)</th>
<th>3</th>
<th>5</th>
<th>7</th>
<th>9</th>
<th>13</th>
<th>17</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Worst Fixed Strategy</strong></td>
<td>(3,3)</td>
<td>(3,4)</td>
<td>(3,5)</td>
<td>(3,6)</td>
<td>(3,7)</td>
<td>(3,8)</td>
</tr>
<tr>
<td><strong>Optimal Strategy (ms)</strong></td>
<td>5690</td>
<td>6120</td>
<td>6554</td>
<td>6988</td>
<td>7422</td>
<td>7856</td>
</tr>
<tr>
<td><strong>Mem Traffic</strong></td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
</tr>
<tr>
<td><strong>Cost</strong></td>
<td>88,6936</td>
<td>793104</td>
<td>570972</td>
<td>424328</td>
<td>198488</td>
<td>20846</td>
</tr>
</tbody>
</table>

### Table II: Fixed Strategies with puzzle

<table>
<thead>
<tr>
<th>Reg File Size (w)</th>
<th>3</th>
<th>5</th>
<th>7</th>
<th>9</th>
<th>13</th>
<th>17</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Best Fixed Strategy</strong></td>
<td>(1,1)</td>
<td>(2,1)</td>
<td>(2,2)</td>
<td>(2,3)</td>
<td>(2,5)</td>
<td>(2,7)</td>
</tr>
<tr>
<td><strong>Worst Fixed Strategy</strong></td>
<td>(3,3)</td>
<td>(3,4)</td>
<td>(3,5)</td>
<td>(3,6)</td>
<td>(3,7)</td>
<td>(3,8)</td>
</tr>
<tr>
<td><strong>Optimal Strategy (ms)</strong></td>
<td>6950</td>
<td>7480</td>
<td>8010</td>
<td>8540</td>
<td>9070</td>
<td>9590</td>
</tr>
<tr>
<td><strong>Mem Traffic</strong></td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
</tr>
<tr>
<td><strong>Cost</strong></td>
<td>5690</td>
<td>6120</td>
<td>6554</td>
<td>6988</td>
<td>7422</td>
<td>7856</td>
</tr>
</tbody>
</table>

### Table III: Fixed Strategies with inner

<table>
<thead>
<tr>
<th>Reg File Size (w)</th>
<th>3</th>
<th>5</th>
<th>7</th>
<th>9</th>
<th>13</th>
<th>17</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Best Fixed Strategy</strong></td>
<td>(1,1)</td>
<td>(1,1)</td>
<td>(1,1)</td>
<td>(1,1)</td>
<td>(1,1)</td>
<td>(1,1)</td>
</tr>
<tr>
<td><strong>Worst Fixed Strategy</strong></td>
<td>(3,3)</td>
<td>(3,4)</td>
<td>(3,5)</td>
<td>(3,6)</td>
<td>(3,7)</td>
<td>(3,8)</td>
</tr>
<tr>
<td><strong>Optimal Strategy (ms)</strong></td>
<td>7498</td>
<td>793104</td>
<td>570972</td>
<td>424328</td>
<td>198488</td>
<td>20846</td>
</tr>
<tr>
<td><strong>Mem Traffic</strong></td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
</tr>
<tr>
<td><strong>Cost</strong></td>
<td>88,6936</td>
<td>793104</td>
<td>570972</td>
<td>424328</td>
<td>198488</td>
<td>20846</td>
</tr>
</tbody>
</table>

### Table IV: Cost of Register File Management per Procedure Call

<table>
<thead>
<tr>
<th>Reg File Size (w)</th>
<th>3</th>
<th>5</th>
<th>7</th>
<th>9</th>
<th>13</th>
<th>17</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Optimal Strategy</strong></td>
<td>rcf</td>
<td>36,62</td>
<td>31,95</td>
<td>38,97</td>
<td>41,23</td>
<td>43,75</td>
</tr>
<tr>
<td><strong>Fixed Strategy</strong></td>
<td>36,62</td>
<td>31,95</td>
<td>38,97</td>
<td>41,23</td>
<td>43,75</td>
<td>43,75</td>
</tr>
<tr>
<td><strong>Mem Traffic</strong></td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
<td>100%</td>
</tr>
<tr>
<td><strong>Cost</strong></td>
<td>88,6936</td>
<td>793104</td>
<td>570972</td>
<td>424328</td>
<td>198488</td>
<td>20846</td>
</tr>
</tbody>
</table>

The data indicate that, even with the optimal strategy, the cost of managing the register file may become prohibitive if the register file is too small (three register banks). In this case, for two out of the three programs (rcf and tower), it is likely that a conventional stack mechanism for handling procedure calls would have resulted in better performance. If a larger register file is used, the cost of managing the register file drops sharply. The results indicate that, for a register file of five or more register banks, this scheme compares favorably with the conventional stack mechanism.

Invoking a high-level language procedure and returning from it requires several RISC instructions in addition to those used for managing the register file. Specifically, arguments have to be copied to the area of overlap between the current STACK1 frame and the next STACK1 frame; if the procedure returns a value, it may have to be copied from this overlap area; the stack pointer and frame pointer for STACK2 may need to be updated; the actual RISC call and ret instructions must be executed. C programs typically have less than four arguments [5]. Hence, in addition to the RISC instructions that manage the register file, between three and seven instructions will be executed for each procedure call/return pair.

call there is a corresponding return. Hence, in this context, "procedure call" includes returning from the procedure as well as invoking it.
If an efficient strategy (such as the "best fixed strategy") is used, the cost of managing the register file decreases as the number of register banks in the register file increases. Once this cost reaches approximately one RISC instruction per procedure call/return pair (e.g., using the "best fixed strategy" with a register file containing nine register banks), it no longer dominates the total number of instructions required for each procedure call/return. In a single chip VLSI microprocessor, chip area is a precious resource. Rather than adding more register banks (e.g., beyond nine), the limited chip area can be used more effectively for other purposes, such as an on-chip cache or hardware support for multiply, that are likely to make a greater contribution to overall processor performance. Even for the benchmarks used here, which reach a relatively high nesting depth [5], a register file with between five and nine register banks seems optimal.

Choosing a "good" strategy is critical to the success of the register file scheme. Tables II and III show that choosing the "wrong" strategy can result in more than four orders of magnitude increase in the cost of managing the register file. Furthermore, if an inefficient strategy is used, an increase in the register file size can result in an increase in the cost of managing the register file (since there is an opportunity to generate more useless memory traffic). In most cases, the best fixed strategy is to minimize the memory traffic (i.e., use the fixed(1, 1) strategy). This can be explained by the fact that the cost of moving one frame to memory and then from memory back to the register file is about the same as the cost of handling the trap when an overflow or underflow occurs. Hence, the immediate cost of unnecessarily moving a frame (which results in one frame’s worth of traffic to memory and later back to the register file) is about equal to the cost of not moving a frame when it should have been moved (an extra overflow or underflow trap). In addition, if an unnecessary move is made, the cost may include the cost of an extra overflow or underflow which will occur later. Hence, the "penalty" for moving one more frame than necessary, when an overflow or underflow occurs, is greater than the "penalty" for moving one fewer frame than necessary. Thus, if the call/return sequence is random, the best fixed strategies are likely to be those that require the movement of only one or two frames when an overflow or underflow occurs. The use of such strategies is further supported by the fact that with the optimal strategy, in cases where there are more than ten overflows/underflows throughout the execution of the program, the average number of frames moved when an overflow or underflow occurs is between 1.4 and 3 and in most cases is approximately 2.

C. Taking the Past into Account

The fixed strategies do not attempt to take into account the previous behavior of the executing program. It is conceivable that a strategy that does take past behavior into account would result in a lower cost, closer to that of the optimal strategy.

One way of "taking the past into account" involves keeping track of which register banks have been used since the last overflow or underflow. If two or more STACK1 frames are moved whenever an overflow or underflow occurs, it is clear that, in some cases, it will turn out that too many frames will be moved, resulting in unnecessary memory traffic. When an overflow occurs, register banks are "fired" by copying their contents to memory. If some of the fired register banks remain unused until the next underflow, their contents remain intact and need not be copied from memory to the register file. Similarly, if too many register banks are loaded when an underflow occurs, the contents of those that are unused until the next overflow need not be copied to memory since their contents are already in the appropriate memory locations.

Many practical strategies result in unnecessary memory traffic, i.e., more memory traffic than is required by the optimal strategy. The above technique reduces the memory traffic resulting from any such strategy. Our measurements indicate that with the useless "worst fixed strategy," which produces an exorbitant number of unnecessary moves of STACK1 frames, keeping track of which register banks are used can reduce this memory traffic by up to an order of magnitude.

However, with "reasonable" strategies, the gains are less impressive. If the "best fixed strategy" is fixed(1, 1) then clearly no gain is possible. With the fixed(2, 2) strategy, the decrease in memory traffic is less than ten percent. The above technique requires some extra hardware and a few more instructions in the trap handling routine. When the overhead of these extra instructions is taken into account, the total cost of managing the register file for the fixed(2, 2) strategy is about the same as without this extra mechanism. For the fixed(1, 1) strategy, the extra instructions will simply add to the cost of managing the register file without any saving in memory traffic.

We have investigated two other methods for "taking the past into account." They both involve determining the number of frames to be moved when an overflow or underflow occurs based on the previous behavior of the program. The first method (henceforth denoted C/R) is to use the call/return trace immediately preceding the overflow or underflow. The second method (henceforth denoted O/U) is to use the trace of overflows and underflows which preceded the trap being handled.

The C/R method can be implemented by adding a special shift register to the processor. Every call instruction shifts a 1 into the register and every return shifts a 0. The routine which handles the overflow/underflow trap examines the contents of this register and determines the immediately preceding call/return trace of the program. This pattern is used to access a table containing the "optimal" number of frames that should be moved, given a particular call/return pattern. This scheme adds very few instructions to the cost of handling the overflow/underflow trap.

The O/U method does not require any additional hardware. The "overflow/underflow trace" is kept in a fixed memory location and is updated each time an overflow or underflow occurs by the routine that handles these traps. The pattern in this memory location is used in the same way as the contents of the shift register for the C/R method.

Both the C/R method and O/U method require finding a mapping between "call/return patterns" or "overflow/underflow patterns" and "number of frames to be moved" so that the total cost is reduced. In order to find such a mapping (for either one of the methods) we tabulated the optimal number of frames to be moved (which can be found given unbounded look-ahead) following various call/return or overflow/under-
underflow patterns for the three benchmark programs. We attempted to use these tables to determine which patterns indicate that a single frame should be moved and in which cases moving more than one frame would be preferable. However, we could not find a single mapping which worked better than the fixed(1, 1) strategy for all three programs.

For the three benchmark programs used in this work, it appears that the optimal number of frames to be moved is, for all practical purposes, independent of the immediately preceding call/return pattern of length ten or less. The O/U method shows more promise but the results are inconclusive. Following a suggestion by Denning [3], we tested an O/U method which involved moving two frames after two consecutive overflows or underflows and moving one frame otherwise. For register file sizes of interest (between five and nine frames), the cost of managing the register file using this method was compared to the cost using the fixed(1, 1) strategy. Reductions of up to 28 percent in the number of overflows and underflows and increases of up to 59 percent in the memory traffic were measured. When the extra instructions in the trap handling routines are taken into account, the overall cost was either equal to or greater than the cost of the fixed(1, 1) strategy in all but one case.

IV. Conclusions

The success of the RISC architecture is due, in part, to the reduction in the number of memory accesses which is possible through the use of the register file [11]. We have shown that the effectiveness of the register file is dependent on choosing the "right" size for the register file and an efficient strategy for deciding how many frames should be moved to/from memory when an overflow/underflow occurs.

Our measurements indicate that with the simple fixed strategy, fixed(1, 1), the cost of managing the register file is within a factor of two of the cost of the optimal strategy (which requires unbound look-ahead). For a register file containing more than eight register banks, the fixed(2, 2) strategy yields slightly better performance.

If a "reasonable" strategy is used, the cost of managing the register file is inversely proportional to its size. If the register file is too small, the number of overflows and underflows becomes prohibitively large. Since the STACK I frames have a fixed size, the large number of overflows and underflows results in a lot of memory traffic even when the number of registers actually used (for arguments and local variables) is small. Hence, if the register file is too small, the overall cost of procedure calls may be greater than if a conventional stack mechanism is used. Our measurements indicate that if the register file contains five or more frames, the use of the register file scheme rather than a conventional stack mechanism is worthwhile.

We have attempted to use past behavior of the program in order to predict the future behavior and reduce the cost of managing the register file. So far, our attempts have not succeeded.

The first method (keeping track of which register banks have been used since the last overflow or underflow), reduces the cost of managing the register file only for inefficient strategies. For efficient strategies, such as fixed(1, 1) or fixed(2, 2), the extra overhead in the trap handling routine was greater than the savings from the reduced memory traffic.

The two other methods attempt to determine the "optimal" number of frames to be moved from the immediately preceding pattern of calls/returns or overflows/underflows. These methods appear ineffective since we could not find a single mapping between either type of patterns and number frames to be moved, which reduces the cost for all three programs. These results, while preliminary, raise serious doubts that a mapping which reduces the cost of managing the register file for a majority of programs could be found. Even in this context, the simplest solution appears to also be the best.

APPENDIX

Proof of Lemmas 3-6

Lemma 3: If $k > 1$, then for all $k, 1 \leq k < K$,

$$\text{RFM}_Q[1, m_k + 1] \geq k.$$ 

Proof: By induction on $k$.

Basis: $k = 1$. It is shown that RFM$_Q[1, m_1 + 1] \geq 1$.

From the algorithm,

$$\max (E_i) - \min (E_i) < w$$

while

$$\max (E_i \cup [d_{m_i + 1}]) - \min (E_i \cup [d_{m_i + 1}]) \geq w.$$ 

Hence, either

$$d_{m_i + 1} < \min (E_i)$$

or

$$d_{m_i + 1} > \max (E_i).$$

By Definition 1, $d_i = 1$ and $d_i \geq 1$ for all $i, 1 \leq i \leq n$.

Hence,

$$d_1 = \min (E_1 \cup [d_{m_i + 1}]) = \min (E_1)$$

and

$$d_{m_i + 1} = \max (E_1 \cup [d_{m_i + 1}]).$$

Thus,

$$d_{m_i + 1} - d_1 \geq w.$$ 

Since $Q$ is a valid RFPS for $D, q_1 \leq d_i < q_1 + w$ and $q_{m_i + 1} \leq d_{m_i + 1} < q_{m_i + 1} + w$, $d_{m_i + 1} \geq d_1 + w$ and $d_{m_i + 1} \geq q_1$ imply that $d_{m_i + 1} \geq q_1 + w$. But $q_{m_i + 1} + w > d_{m_i + 1}$. Hence,

$$q_{m_i} + w \geq q_1,$$

i.e., $q_{m_i} > q_1$. The fact that $q_{m_i} \neq q_1$ implies that at least one RF occurs in the location range $[2, m_i + 1]$. So

$$\text{RFM}_Q[1, m_{i+1} + 1] \geq 1.$$ 

Induction Step: Assuming that this lemma holds for $k = \alpha - 1$, where $2 \leq \alpha < K$, it is now proven that it holds for $k = \alpha$. In other words, assuming $\text{RFM}_Q[1, m_{\alpha - 1} + 1] \geq \alpha - 1$, it is proven that $\text{RFM}_Q[1, m_{\alpha} + 1] \geq \alpha$.

If $\text{RFM}_Q[1, m_{\alpha - 1} + 1] \geq \alpha - 1$, then either

$$\text{RFM}_Q[1, m_{\alpha} + 1] \geq \alpha.$$
RFM$Q[1, m_{\alpha - 1} + 1] = \alpha - 1$.

The former case implies that RFM$Q[1, m_{\alpha} + 1] \geq \alpha$ (since $m_{\alpha} + 1 \geq m_{\alpha - 1} + 1$) and the lemma is proved. Hence, we can assume RFM$Q[1, m_{\alpha - 1} + 1] = \alpha - 1$.

The rest of the proof is similar to the proof of the basis: If the algorithm,

$$\max(E_k) - \min(E_k) < w$$

while

$$\max(E_k \cup \{d_{m_{\alpha} + 1}\}) - \min(E_k \cup \{d_{m_{\alpha} + 1}\}) \geq w,$$

Hence either $d_{m_{\alpha} + 1} < \min(E_k)$ or $d_{m_{\alpha} + 1} > \max(E_k)$.

Assume $d_{m_{\alpha} + 1} < \min(E_k)$.

From the algorithm and the definition of $\Psi$, $d_{\Psi a} - d_{m_{\alpha} + 1} \geq w$.

Since $Q$ is a valid RFPS for $D$,

$$q_{\Psi a} \leq d_{\Psi a} < q_{\Psi a} + w$$

and

$$q_{m_{\alpha} + 1} \leq d_{m_{\alpha} + 1} < q_{m_{\alpha} + 1} + w.$$  

Hence,

$$q_{\Psi a} + w > d_{\Psi a} \geq d_{m_{\alpha} + 1} + w \geq q_{m_{\alpha} + 1} + w,$$

i.e., $q_{\Psi a} > q_{m_{\alpha} + 1}$.

Assume $d_{m_{\alpha} + 1} > \max(E_k)$.

From the algorithm and the definition of $\Phi$,

$$d_{m_{\alpha} + 1} - d_{\Phi k} \geq w.$$  

Since $Q$ is a valid RFPS for $D$,

$$q_{\Phi k} \leq d_{\Phi k} < q_{\Phi k} + w$$

and

$$q_{m_{\alpha} + 1} \leq d_{m_{\alpha} + 1} < q_{m_{\alpha} + 1} + w.$$  

Hence,

$$q_{\Phi k} + w > d_{\Phi k} \geq d_{m_{\alpha} + 1} + w \geq q_{m_{\alpha} + 1} + w,$$

i.e., $q_{\Phi k} > q_{m_{\alpha} + 1}$.

The fact that $q_{\Psi a} > q_{m_{\alpha} + 1}$ implies that there is at least one RFM in the location range $[\Psi a + 1, m_{\alpha} + 1]$. But $\Psi a \geq m_{\alpha - 1} + 1$ and $\Phi a \geq m_{\alpha - 1} + 1$.

Hence, there is at least one RFM in the location range $[m_{\alpha - 1} + 2, m_{\alpha} + 1]$, i.e., RFM$Q[m_{\alpha - 1} + 2, m_{\alpha} + 1] \geq 1$. But by assumption RFM$Q[1, m_{\alpha - 1} + 1] = \alpha - 1$. Hence, RFM$Q[1, m_{\alpha - 1} + 1] \geq \alpha$.

Lemma 4: If $K > 1$, then for all $k, 1 \leq k \leq K - 1$,

$$d_{\Psi a} - d_{\Phi k} = w - 1.$$  

Proof: From the algorithm,

$$\max(E_k) - \min(E_k) < w$$

while

$$\max(E_k \cup \{d_{m_{\alpha} + 1}\}) - \min(E_k \cup \{d_{m_{\alpha} + 1}\}) \geq w.$$  

Hence, either $d_{m_{\alpha} + 1} < \min(E_k)$ or $d_{m_{\alpha} + 1} > \max(E_k)$.

By Definition 1, $\{d_{m_{\alpha} + 1} - d_{m_{\alpha}}\} = 1$. Since $d_{m_{\alpha}} \in E_k$, either

$$d_{m_{\alpha} + 1} = \min(E_k) - 1$$

or $d_{m_{\alpha} + 1} = \max(E_k) + 1$. Hence,

$$\max(E_k \cup \{d_{m_{\alpha} + 1}\}) - \min(E_k \cup \{d_{m_{\alpha} + 1}\}) = \max(E_k) - \min(E_k) + 1.$$  

Thus, $\max(E_k) - \min(E_k) \geq w - 1$. But from the algorithm, $\max(E_k) - \min(E_k) \leq w - 1$. Hence,

$$\max(E_k) - \min(E_k) = w - 1,$$

i.e., $d_{\Psi a} - d_{\Phi k} = w - 1$.

Lemma 5: If $K > 1$, for all $k, 1 \leq k \leq K - 1$, for all $i$,

$$m_{k - 1} + 1 \leq i \leq m_k, p_i = d_{\Phi k} - d_{\Psi a} - 1.$$  

For the last subsequence, i.e., $k = K$, if $\Theta_k = \Phi_k$, then $p_i = d_{\Phi k}$, else $p_i = d_{\Phi k} - w + 1$.

Proof: For all $i, 1 \leq i \leq n$, the value of $p_i$ is set in step 5 or in step 7 of the algorithm.

If $1 \leq k \leq K - 1$, then by Lemma 4,

$$d_{\Psi a} - d_{\Phi k} = w - 1.$$  

Hence,

$$d_{\Phi k} = d_{\Psi a} - w + 1$$

and the same value ($d_{\Phi k}$) will be assigned to $p_i$ in step 5 or step 7 of the algorithm.

If $k = K$, then it may be the case that $d_{\Psi a} - d_{\Phi k} < w - 1$. Hence, it may make a difference whether the value of $p_i$ is assigned in step 5 or in step 7. This is controlled by the value of $\Theta_k$.

If $\Theta_k = \Phi_k$, then, by the definition of $\Theta_k$,

$$d_{\Phi k} < d_{\Phi k - 1}.$$  

Since $k - 1 < K$,

$$p_{m_{k - 1}} = p_{\Phi k - 1} = d_{\Phi k - 1}.$$  

Hence,

$$\min(E_k) < p_{m_{k - 1}}.$$  

and the second clause in step 4 of the algorithm is satisfied. Thus, $p_i$ ($m_{k - 1} + 1 \leq i \leq m_k$) is assigned a value in step 5 of the algorithm. So

$$p_i = d_{\Phi k}.$$  

If $\Theta_k = \Psi_k$, then, by the definition of $\Theta_k$,

$$d_{\Psi a} \geq d_{\Psi k - 1}.$$  

Since $k - 1 < K$,

$$p_{m_{k - 1}} = p_{\Psi k - 1} = d_{\Psi k - 1}.$$  

Hence,

$$\min(E_k) \geq p_{m_{k - 1}}.$$  

and the second clause in step 4 of the algorithm is not satisfied. Since $k = K$, $m_k = n$, and the first clause in step 4 of the algorithm is also not satisfied. Thus, $p_i$ ($m_{k - 1} + 1 \leq i \leq m_k$) is assigned a value of step 7 of the algorithm. So
Lemma 6: If $K > 1$, then for all $k, 0 \leq k \leq K$,
\[
\text{MT}_Q[1, \Theta_0] \geq \text{MT}_P[1, \Theta_0] + |q_{00} - p_{00}|.
\]

Proof: By induction on $k$.

Basis: $k = 0$. It is shown that $\text{MT}_Q[1, \Theta_0] \geq \text{MT}_P[1, \Theta_0] + |q_{00} - p_{00}|$.

By the definition of $\Theta_0$, $\Theta_0 = 1$. Hence,
\[
\text{MT}_Q[1, \Theta_0] = \text{MT}_Q[1, 1] = |q_1 - q_0|
\]
and
\[
\text{MT}_P[1, \Theta_0] + |q_{00} - p_{00}| = \text{MT}_P[1, 1] + |q_1 - p_1| = |p_1 - p_0| + |q_1 - p_1|.
\]

By Definitions 2 and 5, for all $i, 1 \leq i \leq n$,
\[
1 \leq q_i \leq d_i < q_i + w
\]
and
\[
1 \leq p_i \leq d_i < p_i + w.
\]

By Definition 1, $d_i = 1$. Hence, $q_i = p_i = 1$. From the algorithm, $p_0 = 1$. Hence,
\[
\text{MT}_P[1, \Theta_0] + |q_{00} - p_{00}| = \text{MT}_P[1, 1] + |q_1 - p_1| = |p_1 - p_0| + |q_1 - p_1| = 0.
\]

Since $|q_1 - q_0| \geq 0$,
\[
\text{MT}_Q[1, \Theta_0] \geq 0.
\]

Thus,
\[
\text{MT}_Q[1, \Theta_0] \geq \text{MT}_P[1, \Theta_0] + |q_{00} - p_{00}|.
\]

Induction Step: Assuming that this lemma holds for $\alpha = 1$, where $2 \leq \alpha \leq K$, it is now proven that it holds for $k = \alpha$. In other words, assuming
\[
\text{MT}_Q[1, \Theta_{\alpha-1}] \geq \text{MT}_P[1, \Theta_{\alpha-1}] + |q_{0\alpha-1} - p_{0\alpha-1}|,
\]

it is proven that
\[
\text{MT}_Q[1, \Theta_\alpha] \geq \text{MT}_P[1, \Theta_\alpha] + |q_{\alpha} - p_{\alpha}|.
\]

From Definition 8,
\[
\text{MT}_Q[1, \Theta_\alpha] = \text{MT}_Q[1, \Theta_{\alpha-1}] + \text{MT}_Q[\Theta_{\alpha-1} + 1, \Theta_\alpha]
\]
and
\[
\text{MT}_P[1, \Theta_\alpha] = \text{MT}_P[1, \Theta_{\alpha-1}] + \text{MT}_P[\Theta_{\alpha-1} + 1, \Theta_\alpha].
\]

Using the induction hypothesis,
\[
\text{MT}_Q[1, \Theta_\alpha] \geq \text{MT}_P[1, \Theta_{\alpha-1}] + |q_{0\alpha-1} - p_{0\alpha-1}|
\]
\[
+ \text{MT}_Q[\Theta_{\alpha-1} + 1, \Theta_\alpha].
\]

Thus,
\[
\text{MT}_Q[\Theta_{\alpha-1} + 1, \Theta_\alpha] \geq |q_{0\alpha} - q_{0\alpha-1}| + \text{MT}_Q[\Theta_{\alpha-1} + 1, \Theta_\alpha].
\]

Hence,
\[
\text{MT}_Q[1, \Theta_\alpha] \geq \text{MT}_P[1, \Theta_{\alpha-1}] + |q_{0\alpha} - p_{0\alpha-1}| + |q_{0\alpha} - q_{0\alpha-1}|.
\]

From Definition 8 and the algorithm,
\[
\text{MT}_P[\Theta_{\alpha-1} + 1, \Theta_\alpha] = \sum_{\beta=0}^{\alpha-1} |p_{\beta} - p_{\beta-1}| + \sum_{\beta=\alpha+1}^{\alpha} |p_{\beta} - p_{\beta-1}|
\]
\[
+ \sum_{\beta=0}^{\alpha-1} |p_{\beta} - p_{\beta-1}|
\]
\[
\geq |p_{\alpha} - p_{\alpha-1}| + |p_{\alpha} - p_{\alpha-1}|
\]
\[
+ |p_{\alpha} - p_{\alpha-1}| = |p_{\alpha} - p_{\alpha-1}|.
\]

Since $\alpha - 1 < K$, by Lemma 5, $p_{\alpha} - p_{\alpha-1} = d_{\Phi, \alpha}$. From the algorithm, $p_{\alpha} - p_{\alpha-1} = p_{\alpha}$. Hence,
\[
\text{MT}_P[\Theta_{\alpha-1} + 1, \Theta_\alpha] = |p_{\alpha} - d_{\Phi, \alpha}|.
\]

Thus,
\[
\text{MT}_P[1, \Theta_\alpha] = \text{MT}_P[1, \Theta_{\alpha-1}] + |p_{\alpha} - d_{\Phi, \alpha}|.
\]

In the rest of the proof, the following four cases will be handled separately:

Case A: $\Theta_\alpha = \Phi_\alpha$ and $\Theta_{\alpha-1} = \Phi_{\alpha-1}$,

Case B: $\Theta_\alpha = \Phi_\alpha$ and $\Theta_{\alpha-1} = \Psi_{\alpha-1}$,

Case C: $\Theta_\alpha = \Psi_\alpha$ and $\Theta_{\alpha-1} = \Phi_{\alpha-1}$,

Case D: $\Theta_\alpha = \Psi_\alpha$ and $\Theta_{\alpha-1} = \Psi_{\alpha-1}$.

Case A: $\Theta_\alpha = \Phi_\alpha$ and $\Theta_{\alpha-1} = \Phi_{\alpha-1}$:
\[
|q_{0\alpha-1} - p_{0\alpha-1}| + |q_{0\alpha} - q_{0\alpha-1}|
\]
\[
= |q_{0\alpha} - p_{0\alpha-1}| + |q_{0\alpha} - q_{0\alpha-1}|
\]
\[
= |q_{\alpha} - p_{\alpha-1}| + |q_{\alpha} - q_{\alpha-1}|
\]
\[
= |p_{\alpha-1} - q_{\alpha-1}| + |q_{\alpha} - q_{\alpha-1}|
\]
\[
\geq (d_{\Phi, \alpha} - d_{\Phi, \alpha}) + (d_{\Phi, \alpha} - d_{\Phi, \alpha})
\]
\[
\geq 0.
\]

Since $Q$ is a valid RFPS for $D$,
\[
q_\Theta \leq d_{\Phi, \alpha} < q_{\Phi, \alpha} + w.
\]

Hence, $(d_{\Phi, \alpha} - q_{\Phi, \alpha}) \geq 0$. Thus,
\[
|q_{0\alpha-1} - p_{0\alpha-1}| + |q_{0\alpha} - q_{0\alpha-1}| \geq |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
\[
\geq 0.
\]

From the definition of $\Theta$, since $\Theta_\alpha = \Phi_\alpha$, $d_{\Phi, \alpha} > d_{\Phi, \alpha}$.

Hence,
\[
d_{\Phi, \alpha} - d_{\Phi, \alpha} = |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
\[
\geq 0.
\]

Thus,
\[
|q_{0\alpha-1} - p_{0\alpha-1}| + |q_{0\alpha} - q_{0\alpha-1}| \geq |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
\[
\geq 0.
\]

Therefore,
\[
\text{MT}_Q[1, \Theta_\alpha] \geq \text{MT}_P[1, \Theta_{\alpha-1}] + |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
\[
\text{MT}_P[1, \Theta_\alpha] = \text{MT}_P[1, \Theta_{\alpha-1}] + |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
\[
\text{MT}_P[1, \Theta_\alpha] = \text{MT}_P[1, \Theta_{\alpha-1}] + |d_{\Phi, \alpha} - d_{\Phi, \alpha}|
\]
Thus,
\[ MT_Q[1, \Theta_a] \geq MT_P[1, \Theta_a]. \]

**Case B:** \( \Theta_a = \Phi_a \) and \( \Theta_a-1 = \Psi_a-1 \):

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| = |q_{\Phi_a} - p_{\Phi_a-1}| + |q_{\Phi_a} - q_{\Phi_a-1}| = |q_{\Psi_a} - q_{\Psi_a-1}| + |q_{\Psi_a} - q_{\Psi_a-1}| \geq |p_{\Psi_a} - q_{\Psi_a-1}| - q_{\Psi_a-1} + q_{\Psi_a-1} - q_{\Phi_a} = p_{\Psi_a-1} - q_{\Phi_a}. \]

From the algorithm, \( p_{\Psi_a-1} = p_{\Phi_a-1} \). Hence,

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| \geq |p_{\Theta_a} - q_{\Theta_a-1}| - |q_{\Theta_a} - p_{\Theta_a-1}|. \]

The rest of the proof for this case is identical to the proof of Case A.

**Case C:** \( \Theta_a = \Psi_a \) and \( \Theta_a-1 = \Phi_a-1 \):

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| = |q_{\Psi_a} - p_{\Psi_a-1}| + |q_{\Psi_a} - q_{\Psi_a-1}| \geq |q_{\Psi_a} - q_{\Psi_a-1}| + |q_{\Psi_a} - p_{\Psi_a-1}| - (q_{\Psi_a} - p_{\Psi_a}) + (p_{\Psi_a} - p_{\Psi_a-1}). \]

By Lemma 5, since \( \Theta_a = \Psi_a \) and \( \alpha - 1 < K, p_{\Psi_a} = d_{\Psi_a} = w + 1 \) and \( p_{\Psi_a-1} = d_{\Psi_a-1} \). Hence,

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| \geq (q_{\Psi_a} - d_{\Psi_a} + w - 1) + (d_{\Psi_a} - w + 1 - d_{\Psi_a-1}). \]

Since \( Q \) is a valid RFP for \( D \),

\[ q_{\Psi_a} \leq d_{\Psi_a} < q_{\Psi_a} + w. \]

Hence, \( q_{\Psi_a} - d_{\Psi_a} + w > 0 \), so

\[ q_{\Psi_a} - d_{\Psi_a} + w - 1 \geq 0. \]

Thus,

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| \geq |q_{\Psi_a} - d_{\Psi_a} + w - 1| - |q_{\Theta_a} - p_{\Theta_a-1}|. \]

From the definition of \( \Theta \), since \( \Theta_a = \Psi_a, d_{\Phi_a} > d_{\Psi_a-1} \). From the algorithm,

\[ \max(E_{a-1}) - \min(E_{a-1}) < w \]

while

\[ \max(E_{a-1} \cup \{d_{m_a-1}+1\}) - \min(E_{a-1} \cup \{d_{m_a-1}+1\}) \geq w. \]

Hence, either \( d_{m_a-1}+1 < d_{\Phi_a-1} \) or \( d_{m_a-1}+1 > d_{\Psi_a-1} \). In this case, since \( d_{\Psi_a} > d_{\Phi_a-1} \) and \( d_{m_a-1}+1 \geq d_{\Psi_a-1} \), it must be true that \( d_{m_a-1}+1 > d_{\Psi_a-1} \). By the definition of \( \Psi \), \( d_{\Psi_a} \geq d_{m_a-1}+1 \). Hence,

\[ d_{\Psi_a} > d_{\Psi_a-1}. \]

By Lemma 4, since \( \alpha - 1 < K, d_{\Phi_a-1} = d_{\Psi_a-1} = w - 1 \). Hence, \( d_{\Phi_a} > d_{\Psi_a-1} = d_{\Psi_a-1} = w - 1 \), so

\[ d_{\Phi_a} - w + 1 - d_{\Psi_a-1} > 0. \]

Thus,

\[ d_{\Phi_a} - w + 1 - d_{\Psi_a-1} = |d_{\Phi_a} - w + 1 - d_{\Phi_a-1}|. \]

By Lemma 5, since \( \Theta_a = \Psi_a, p_{m_a} = d_{\Phi_a} = w + 1 \). Hence,

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| \geq |p_{m_a} - d_{\Phi_a-1}|. \]

Therefore,

\[ MT_Q[1, \Theta_a] \geq MT_P[1, \Theta_a] + |p_{m_a} - d_{\Phi_a-1}|. \]

It has been shown above that \( MT_P[1, \Theta_a] = MT_P[1, \Theta_a-1] + |p_{m_a} - d_{\Phi_a-1}| \). Hence,

\[ MT_Q[1, \Theta_a] \geq MT_P[1, \Theta_a]. \]

**Case D:** \( \Theta_a = \Psi_a \) and \( \Theta_a-1 = \Phi_a-1 \):

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| = |q_{\Psi_a} - p_{\Psi_a-1}| + |q_{\Psi_a} - q_{\Psi_a-1}| \geq |q_{\Psi_a} - p_{\Psi_a-1}| - q_{\Psi_a-1} + q_{\Psi_a-1} - q_{\Phi_a} = p_{\Psi_a-1} - q_{\Phi_a}. \]

From the algorithm, \( p_{\Psi_a-1} = p_{\Phi_a-1} \). Hence,

\[ |q_{\Theta_a} - p_{\Theta_a-1}| + |q_{\Theta_a} - q_{\Theta_a-1}| \geq q_{\Psi_a} - p_{\Psi_a-1} - q_{\Phi_a}. \]

The rest of the proof for this case is identical to the proof of Case C.

**ACKNOWLEDGMENT**

We would like to thank P. Denning, D. Ferrari, M. Katryanis, J. Ousterhout, R. Sherburne, and A. Smith for their useful suggestions on improving this paper and D. Patterson for his help with the development of some of the initial RISC analysis tools.

**REFERENCES**


Yuval Tamir (S’78) received the B.S.E.E. degree ("with highest distinction") from the University of Iowa, Iowa City, in 1979 and the M.S. degree in electrical engineering and computer science from the University of California, Berkeley, in 1981.

Since 1979 he has been a Research Assistant in the Electronics Research Laboratory at U.C. Berkeley where he is currently working on his Ph.D. dissertation. His research interests are fault-tolerant computing, computer architecture, and distributed systems.

Mr. Tamir is a student member of the IEEE Computer Society and the Association for Computing Machinery.
Carlo H. Séguin (M'71-SM'80-F'82) received the Ph.D. degree in experimental physics from the University of Basel, Basel, Switzerland, in 1969.

In 1969-1970 he performed postdoctoral work at the Institute of Applied Physics, University of Basel, which concerned interface physics of MOS transistors and problems of applied electronics in the field of cybernetic models. From 1970 to 1976 he worked at Bell Laboratories, Murray Hill, NJ, in the MOS Integrated Circuit Laboratory on the design and investigation of charge-coupled devices for imaging and signal processing applications. He spent 1976-1977 on leave of absence with the University of California, Berkeley, where he lectured on integrated circuits, logic design, and microprocessors. In 1977 he joined the faculty in the Department of Electrical Engineering and Computer Sciences, where he is Professor of Computer Science. Since 1980 he has headed the CS Division as Associate Chairman for Computer Sciences. His research interests lie in the field of computer architecture and design tools for very large scale integrated systems. In particular, his research concerns multicomputer architectures, the mutual influence of advanced computer architectures and modern VLSI technology, and the implementation of special functions in silicon. Since 1977 he has been teaching courses in structured MOS-LSI design. He is an author of the first book on charge-transfer devices, and has written many papers in that field.

Dr. Séguin is a member of the Association for Computing Machinery and the Swiss Physical Society.